mirror of
				https://github.com/AetherDroid/android_kernel_samsung_on5xelte.git
				synced 2025-10-31 16:18:51 +01:00 
			
		
		
		
	Fixed MTP to work with TWRP
This commit is contained in:
		
						commit
						f6dfaef42e
					
				
					 50820 changed files with 20846062 additions and 0 deletions
				
			
		
							
								
								
									
										90
									
								
								arch/arm/boot/dts/socfpga_vt.dts
									
										
									
									
									
										Normal file
									
								
							
							
						
						
									
										90
									
								
								arch/arm/boot/dts/socfpga_vt.dts
									
										
									
									
									
										Normal file
									
								
							|  | @ -0,0 +1,90 @@ | |||
| /* | ||||
|  *  Copyright (C) 2013 Altera Corporation <www.altera.com> | ||||
|  * | ||||
|  * This program is free software; you can redistribute it and/or modify | ||||
|  * it under the terms of the GNU General Public License as published by | ||||
|  * the Free Software Foundation; either version 2 of the License, or | ||||
|  * (at your option) any later version. | ||||
|  * | ||||
|  * This program is distributed in the hope that it will be useful, | ||||
|  * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||||
|  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the | ||||
|  * GNU General Public License for more details. | ||||
|  * | ||||
|  * You should have received a copy of the GNU General Public License | ||||
|  * along with this program.  If not, see <http://www.gnu.org/licenses/>. | ||||
|  */ | ||||
| 
 | ||||
| /dts-v1/; | ||||
| #include "socfpga.dtsi" | ||||
| 
 | ||||
| / { | ||||
| 	model = "Altera SOCFPGA VT"; | ||||
| 	compatible = "altr,socfpga-vt", "altr,socfpga"; | ||||
| 
 | ||||
| 	chosen { | ||||
| 		bootargs = "console=ttyS0,57600"; | ||||
| 	}; | ||||
| 
 | ||||
| 	memory { | ||||
| 		name = "memory"; | ||||
| 		device_type = "memory"; | ||||
| 		reg = <0x0 0x40000000>; /* 1 GB */ | ||||
| 	}; | ||||
| 
 | ||||
| 	soc { | ||||
| 		clkmgr@ffd04000 { | ||||
| 			clocks { | ||||
| 				osc1 { | ||||
| 					clock-frequency = <10000000>; | ||||
| 				}; | ||||
| 			}; | ||||
| 		}; | ||||
| 
 | ||||
| 		dwmmc0@ff704000 { | ||||
| 			num-slots = <1>; | ||||
| 			broken-cd; | ||||
| 			bus-width = <4>; | ||||
| 			cap-mmc-highspeed; | ||||
| 			cap-sd-highspeed; | ||||
| 		}; | ||||
| 
 | ||||
| 		ethernet@ff700000 { | ||||
| 			phy-mode = "gmii"; | ||||
| 			status = "okay"; | ||||
| 		}; | ||||
| 
 | ||||
| 		timer0@ffc08000 { | ||||
| 			clock-frequency = <7000000>; | ||||
| 		}; | ||||
| 
 | ||||
| 		timer1@ffc09000 { | ||||
| 			clock-frequency = <7000000>; | ||||
| 		}; | ||||
| 
 | ||||
| 		timer2@ffd00000 { | ||||
| 			clock-frequency = <7000000>; | ||||
| 		}; | ||||
| 
 | ||||
| 		timer3@ffd01000 { | ||||
| 			clock-frequency = <7000000>; | ||||
| 		}; | ||||
| 
 | ||||
| 		serial0@ffc02000 { | ||||
| 			clock-frequency = <7372800>; | ||||
| 		}; | ||||
| 
 | ||||
| 		serial1@ffc03000 { | ||||
| 			clock-frequency = <7372800>; | ||||
| 		}; | ||||
| 
 | ||||
| 		sysmgr@ffd08000 { | ||||
| 			cpu1-start-addr = <0xffd08010>; | ||||
| 		}; | ||||
| 	}; | ||||
| }; | ||||
| 
 | ||||
| &gmac0 { | ||||
| 	status = "okay"; | ||||
| 	phy-mode = "gmii"; | ||||
| }; | ||||
		Loading…
	
	Add table
		Add a link
		
	
		Reference in a new issue
	
	 awab228
						awab228