mirror of
				https://github.com/AetherDroid/android_kernel_samsung_on5xelte.git
				synced 2025-10-31 16:18:51 +01:00 
			
		
		
		
	Fixed MTP to work with TWRP
This commit is contained in:
		
						commit
						f6dfaef42e
					
				
					 50820 changed files with 20846062 additions and 0 deletions
				
			
		
							
								
								
									
										74
									
								
								arch/sh/include/mach-se/mach/se7751.h
									
										
									
									
									
										Normal file
									
								
							
							
						
						
									
										74
									
								
								arch/sh/include/mach-se/mach/se7751.h
									
										
									
									
									
										Normal file
									
								
							|  | @ -0,0 +1,74 @@ | |||
| #ifndef __ASM_SH_HITACHI_7751SE_H | ||||
| #define __ASM_SH_HITACHI_7751SE_H | ||||
| 
 | ||||
| /*
 | ||||
|  * linux/include/asm-sh/hitachi_7751se.h | ||||
|  * | ||||
|  * Copyright (C) 2000  Kazumoto Kojima | ||||
|  * | ||||
|  * Hitachi SolutionEngine support | ||||
| 
 | ||||
|  * Modified for 7751 Solution Engine by | ||||
|  * Ian da Silva and Jeremy Siegel, 2001. | ||||
|  */ | ||||
| #include <linux/sh_intc.h> | ||||
| 
 | ||||
| /* Box specific addresses.  */ | ||||
| 
 | ||||
| #define PA_ROM		0x00000000	/* EPROM */ | ||||
| #define PA_ROM_SIZE	0x00400000	/* EPROM size 4M byte */ | ||||
| #define PA_FROM		0x01000000	/* EPROM */ | ||||
| #define PA_FROM_SIZE	0x00400000	/* EPROM size 4M byte */ | ||||
| #define PA_EXT1		0x04000000 | ||||
| #define PA_EXT1_SIZE	0x04000000 | ||||
| #define PA_EXT2		0x08000000 | ||||
| #define PA_EXT2_SIZE	0x04000000 | ||||
| #define PA_SDRAM	0x0c000000 | ||||
| #define PA_SDRAM_SIZE	0x04000000 | ||||
| 
 | ||||
| #define PA_EXT4		0x12000000 | ||||
| #define PA_EXT4_SIZE	0x02000000 | ||||
| #define PA_EXT5		0x14000000 | ||||
| #define PA_EXT5_SIZE	0x04000000 | ||||
| #define PA_PCIC		0x18000000	/* MR-SHPC-01 PCMCIA */ | ||||
| 
 | ||||
| #define PA_DIPSW0	0xb9000000	/* Dip switch 5,6 */ | ||||
| #define PA_DIPSW1	0xb9000002	/* Dip switch 7,8 */ | ||||
| #define PA_LED		0xba000000	/* LED */ | ||||
| #define	PA_BCR		0xbb000000	/* FPGA on the MS7751SE01 */ | ||||
| 
 | ||||
| #define PA_MRSHPC	0xb83fffe0	/* MR-SHPC-01 PCMCIA controller */ | ||||
| #define PA_MRSHPC_MW1	0xb8400000	/* MR-SHPC-01 memory window base */ | ||||
| #define PA_MRSHPC_MW2	0xb8500000	/* MR-SHPC-01 attribute window base */ | ||||
| #define PA_MRSHPC_IO	0xb8600000	/* MR-SHPC-01 I/O window base */ | ||||
| #define MRSHPC_MODE     (PA_MRSHPC + 4) | ||||
| #define MRSHPC_OPTION   (PA_MRSHPC + 6) | ||||
| #define MRSHPC_CSR      (PA_MRSHPC + 8) | ||||
| #define MRSHPC_ISR      (PA_MRSHPC + 10) | ||||
| #define MRSHPC_ICR      (PA_MRSHPC + 12) | ||||
| #define MRSHPC_CPWCR    (PA_MRSHPC + 14) | ||||
| #define MRSHPC_MW0CR1   (PA_MRSHPC + 16) | ||||
| #define MRSHPC_MW1CR1   (PA_MRSHPC + 18) | ||||
| #define MRSHPC_IOWCR1   (PA_MRSHPC + 20) | ||||
| #define MRSHPC_MW0CR2   (PA_MRSHPC + 22) | ||||
| #define MRSHPC_MW1CR2   (PA_MRSHPC + 24) | ||||
| #define MRSHPC_IOWCR2   (PA_MRSHPC + 26) | ||||
| #define MRSHPC_CDCR     (PA_MRSHPC + 28) | ||||
| #define MRSHPC_PCIC_INFO (PA_MRSHPC + 30) | ||||
| 
 | ||||
| #define BCR_ILCRA	(PA_BCR + 0) | ||||
| #define BCR_ILCRB	(PA_BCR + 2) | ||||
| #define BCR_ILCRC	(PA_BCR + 4) | ||||
| #define BCR_ILCRD	(PA_BCR + 6) | ||||
| #define BCR_ILCRE	(PA_BCR + 8) | ||||
| #define BCR_ILCRF	(PA_BCR + 10) | ||||
| #define BCR_ILCRG	(PA_BCR + 12) | ||||
| 
 | ||||
| #define IRQ_79C973	evt2irq(0x3a0) | ||||
| 
 | ||||
| void init_7751se_IRQ(void); | ||||
| 
 | ||||
| #define __IO_PREFIX	sh7751se | ||||
| #include <asm/io_generic.h> | ||||
| 
 | ||||
| #endif  /* __ASM_SH_HITACHI_7751SE_H */ | ||||
		Loading…
	
	Add table
		Add a link
		
	
		Reference in a new issue
	
	 awab228
						awab228